## DAY 62 - 111 DAYS VERIFICATION CHALLENGE

Topic: SV Data types FAQs

Skill: System Verilog

DAY 62 CHALLENGE:

#### 1. What is a mailbox?

A mailbox in SystemVerilog is a communication mechanism used for synchronizing and transferring data between different threads or processes. It can be thought of as a message-passing container that allows threads to exchange information in a controlled manner. Mailboxes can be used to send and receive data, ensuring synchronization between the sender and receiver.

Mailboxes in SystemVerilog can be bounded (with a specified maximum size) or unbounded (with no size limit). They support blocking and non-blocking operations, allowing for flexibility in how data is transferred.

#### 2. How to count number of elements in mailbox?

You can count the number of elements currently in a mailbox using the **num()** method. This method returns the number of items in the mailbox.

```
mailbox my_mailbox = new();
int count;

// Add some elements to the mailbox

my_mailbox.put(10);

my_mailbox.put(20);

count = my_mailbox.num(); // count_will_be_2
```

# 3. What are semaphores & in which scenarios it's used?

A semaphore in SystemVerilog is a synchronization primitive that helps manage access to shared resources. It is used to control the number of processes that can simultaneously access a shared resource, ensuring that critical sections of code are not executed concurrently by multiple processes.

Semaphores are often used in scenarios where multiple processes need to share a resource, such as a memory buffer or a hardware interface. By using a semaphore, you can limit the number of processes accessing the resource, preventing race conditions and ensuring data integrity.

## Example scenario:

• Suppose multiple threads need to access a shared bus. A semaphore can be used to allow only one thread at a time to use the bus, ensuring that the bus is not accessed by more than one thread simultaneously.

# 4. What is the difference between mailbox and queue?

The key differences between a mailbox and a queue in SystemVerilog are as follows:

#### **Communication vs. Data Structure:**

- A mailbox is a synchronization and communication mechanism used for passing messages between threads. It supports blocking operations and is specifically designed for inter-process communication.
- A queue is a data structure that holds elements in a specific order (FIFO First In, First Out). It is used for storing and manipulating a list of items within the same process.

#### **Blocking Behaviour:**

- Mailbox operations can be blocking, meaning that a process can wait until an item is available in the mailbox (or until it can put an item into a full mailbox).
- Queue operations are non-blocking, as they do not involve waiting for data or synchronization between processes.

#### Usage:

- Mailboxes are ideal for synchronizing communication between parallel threads.
- Queues are typically used within a single thread or for managing a list of data elements.

#### 5. What is mutex?

A mutex (short for "mutual exclusion") is another synchronization primitive used to ensure that only one process or thread can execute a particular section of code at a time. It is used to protect shared resources or critical sections from concurrent access.

When a process locks a mutex, other processes trying to lock the same mutex will be blocked until the mutex is unlocked. This ensures that only one process can access the shared resource at a time.

# 6. Explain how messages are handled?

Messages are handled in a mailbox using the put() and get() methods:

- **put():** Used to place a message into the mailbox. If the mailbox is full (in the case of a bounded mailbox), the process will block until space is available.
- **get():** Used to retrieve a message from the mailbox. If the mailbox is empty, the process will block until a message is available.

Mailboxes ensure synchronization by allowing processes to wait until a message can be successfully transferred, providing a reliable way to exchange data between threads.

```
mailbox my_mailbox = new();
int message;
// Producer thread
my_mailbox.put(100); // Puts message 100 into the mailbox
// Consumer thread
my mailbox.get(message); // Retrieves the message from the mailbox
```

# 7. Explain with example how can we copy & compare arrays in System Verilog?

In System Verilog, arrays can be copied and compared using built-in operators and methods.

## **Copying Arrays:**

We can copy one array to another using a simple assignment if they are of the same size and type.

```
int array1[3] = '{1, 2, 3};
int array2[3];
array2 = array1; // Copying array1 to array2
```

For dynamic or associative arrays, you can use the copy() method.

```
int dyn_array1[] = '{1, 2, 3};
int dyn_array2[];
dyn_array2 = new[dyn_array1.size()]; // Resize dyn_array2
dyn_array2.copy(dyn_array1); // Copy elements from dyn_array1 to dyn_array2
```

# **Comparing Arrays:**

Arrays can be compared element by element using a loop or by using the compare() method for dynamic arrays.

```
int array1[3] = '{1, 2, 3};
int array2[3] = '{1, 2, 3};
bit result;
result = (array1 == array2); // Comparing t wo static arrays,
result will be 1 (true)
```

For dynamic arrays, you can use:

```
bit result;
int dyn_array1[] = '{1, 2, 3};
int dyn_array2[] = '{1, 2, 3};
```

```
result = dyn_array1.compare(dyn_array2); // result will be 1
(true) if arrays are identical
```

This covers the basic understanding of mailboxes, semaphores, mutexes, message handling, and array operations in SystemVerilog.

# 8. Explain Linked List with an example

A linked list in SystemVerilog is a dynamic data structure consisting of nodes, where each node contains data and a reference (or pointer) to the next node in the sequence. Linked lists are useful when you need to frequently insert or delete elements, as they allow dynamic memory allocation.

```
class ListNode;
    int data;
    ListNode next;
    function new(int data);
        this.data = data;
        this.next = null;
    endfunction
endclass
class LinkedList;
    ListNode head;
    function void insert(int data);
        ListNode newNode = new(data);
        if (head == null) begin
            head = newNode;
        end else begin
            ListNode current = head;
            while (current.next != null) begin
                current = current.next;
            end
            current.next = newNode;
        end
    endfunction
    function void printList();
        ListNode current = head;
        while (current != null) begin
```

```
$display("%0d", current.data);
current = current.next;
end
endfunction
endclass

// Usage:
LinkedList myList = new();
myList.insert(10);
myList.insert(20);
myList.insert(30);
myList.printList(); // Output: 10, 20, 30
```

In this example, ListNode represents a node in the linked list, and LinkedList manages the list. The insert() function adds a new node to the list, and printList() traverses and prints the list.

## 9. What are fixed size arrays in SV? Explain its applications.

A fixed-size array in SystemVerilog is an array with a predetermined number of elements, where the size is specified at compile-time. Fixed-size arrays are commonly used when the size of the data structure is known in advance and does not change during simulation.

```
int myArray[5]; // Fixed-size array with 5 elements
```

# **Applications:**

- Buffering: Fixed-size arrays are often used as buffers where the size of the buffer is known, such as in communication protocols or data processing pipelines.
- Registers or Memory Blocks: When modeling hardware, fixed-size arrays can represent a block of registers or a small memory block.
- Lookup Tables: Fixed-size arrays are used for implementing lookup tables, where each element corresponds to a precomputed value.

# 10. How to find indexes associated with associative array items?

In SystemVerilog, an associative array stores data with keys that can be integers or strings, and the foreach loop is typically used to find the indexes associated with items.

```
int assoc_array[string];
assoc_array["one"] = 1;
assoc array["two"] = 2;
```

```
assoc_array["three"] = 3;

string key;

foreach (assoc_array[key]) begin
    $display("Key: %s, Value: %0d", key, assoc_array[key]);
End
```

In this example, foreach iterates over all the keys in the associative array, allowing you to access both the keys and their corresponding values.

## 11. Why is reactive scheduler used?

The reactive scheduler in SystemVerilog is used to control the order of execution for processes that need to react to changes in the environment, such as triggered events or data availability. It ensures that reactive processes are executed after the main execution phase (where active processes like assignments occur) but before the simulation time advances.

### Usage:

- Testbenches: In a testbench, reactive schedulers are used to monitor signals, wait for events, or perform checks after the main design logic has executed.
- Event-Driven Simulation: It is essential for event-driven simulation, where certain processes need to react to changes triggered by other processes.

# 12. Explain the use of typedef with an example

The typedef keyword in SystemVerilog allows you to create a new type name for an existing data type. This is useful for simplifying complex data types, improving code readability, and ensuring consistency in large designs.

```
typedef logic [7:0] byte_t; Define a new type 'byte_t' for 8-bit logic
byte_t my_byte; // Now you can declare variables of type 'byte_t'
```

In this example, byte\_t is defined as an 8-bit logic type, which can now be used to declare variables. This is particularly useful when you need to declare multiple variables of the same type or when the type is complex (e.g., structs or unions).

#### 13. What is struct?

A struct in SystemVerilog is a composite data type that groups together variables (or fields) of different types under a single name. It allows for the creation of complex data structures, making it easier to manage related data.

```
typedef struct {
    int id;
    string name;
    bit valid;
} employee t;
```

```
employee_t employee1;
employee1.id = 1001;
employee1.name = "John Doe";
employee1.valid = 1'b1;
```

In this example, employee\_t is a struct that groups an int, a string, and a bit. This allows you to manage employee-related data in a single variable.

## 14. Explain Union with an example.

A union in SystemVerilog is a data structure where multiple variables share the same memory location. This means that only one member of the union can hold a value at any given time, as all members overlap in memory.

```
typedef union {
    int int_data;
    byte byte_data[4];
} data_u;

data_u my_data;

my_data.int_data = 32'hAABBCCDD; // int_data and byte_data share the same memory

$display("Byte 0: %02X", my_data.byte_data[0]); // Output: DD
$display("Byte 1: %02X", my_data.byte_data[1]); // Output: CC
$display("Byte 2: %02X", my_data.byte_data[2]); // Output: BB
$display("Byte 3: %02X", my_data.byte_data[3]); // Output: AA
```

In this example, data\_u is a union that can hold either an int or an array of 4 bytes. When int\_data is assigned a value, the same memory is accessed through byte\_data, showing how the data overlaps.